# Finite State Machine - Lab 2

by

Jonathan, William and Raashid

March 21, 2015

### Design justification:

This FSM can be looked as a stepper motor. The controls take care of which direction to move to and the states take care of the angle of rotation. The reset as the name suggests, resets the machine to a predefined initial state which has been selected as 'state\_0 i.e. 0101' in our design.

We use five registers in our design. One four bit register to see the output i.e. next state (i.e. curr\_state [3:0]). And another one bit register for saving the warning signal (i.e. warning bit).

Following are the design decisions/assumptions taken into consideration before development of the source code:

- 1. A synchronous machine has been developed to change state at the positive edge of the clock.
- 2. Initial state has been set to state\_0 i.e. 0101.
- 3. To change the states we use a 2-bit control signal in which the 0<sup>th</sup> bit represent the counter-clockwise (CCW) bit and 1<sup>st</sup> bit represents clockwise (CW) bit. We have assigned the control signal as follows:
  - Control assignments {CW, CCW}:

Stay in same state: 00Move clockwise: 10

o Move anti-clockwise: 01

Warning state: 11

- 4. When both CW and CCW bits go high, the machine stays in the same state but sends out a warning signal by setting the warning bit high.
- 5. Since the state assignment have been done using four-bits in the provided problem statement, we decided to use a 4 bit vector (curr\_state [3:0]). This represents the current state of the machine.
- 6. Next state of the machine has been assigned as (state\_out [3:0]) in the testbench. Although it is just the next iteration of values of curr state.
- 7. To take care of the situations where our FSM goes into an unknown state, we decided to set the machine back to initial state i.e. state 0.
- 8. State assignments according to the provided problem statement:
  - State 0 = 0101
  - State 1 = 0001
  - State 2 = 1001
  - State 3 = 1000
  - State 4 = 1010
  - State 5 = 0010
  - State 6 = 0110
  - State 7 = 0100

# 9. Below is the truth table/state transition table for our FSM.

| Present State | Control = {CW,CCW} | Reset (Active high) | Next State | Warning bit |
|---------------|--------------------|---------------------|------------|-------------|
| State 0       | 00                 | 0                   | State 0    | 0           |
| State 0       | 00                 | 1                   | State 0    | 0           |
| State 0       | 01                 | 0                   | State 7    | 0           |
| State 0       | 01                 | 1                   | State 0    | 0           |
| State 0       | 10                 | 0                   | State 1    | 0           |
| State 0       | 10                 | 1                   | State 0    | 0           |
| State 0       | 11                 | 0                   | State 0    | 1           |
| State 0       | 11                 | 1                   | State 0    | 1           |
| State 1       | 00                 | 0                   | State 1    | 0           |
| State 1       | 00                 | 1                   | State 0    | 0           |
| State 1       | 01                 | 0                   | State 0    | 0           |
| State 1       | 01                 | 1                   | State 0    | 0           |
| State 1       | 10                 | 0                   | State 2    | 0           |
| State 1       | 10                 | 1                   | State 0    | 0           |
| State 1       | 11                 | 0                   | State 1    | 1           |
| State 1       | 11                 | 1                   | State 0    | 1           |
| State 2       | 00                 | 0                   | State 2    | 0           |
| State 2       | 00                 | 1                   | State 2    | 0           |
| State 2       | 01                 | 0                   | State 0    | 0           |
| State 2       | 01                 | 1                   | State 1    | 0           |
| State 2       | 10                 | 0                   | State 3    | 0           |
| State 2       | 10                 | 1                   | State 3    | 0           |
| State 2       | 11                 | 0                   | State 0    | 1           |
| State 2       | 11                 | 1                   | State 2    | 1           |
|               | 00                 | 0                   |            | 0           |
| State 3       | 00                 |                     | State 3    | 0           |
| State 3       |                    | 1                   | State 0    |             |
| State 3       | 01                 | 0                   | State 2    | 0           |
| State 3       | 01                 | 1                   | State 0    | 0           |
| State 3       | 10                 | 0                   | State 4    | 0           |
| State 3       | 10                 | 1                   | State 0    | 0           |
| State 3       | 11                 | 0                   | State 3    | 1           |
| State 3       | 11                 | 1                   | State 0    | 1           |
| State 4       | 00                 | 0                   | State 4    | 0           |
| State 4       | 00                 | 1                   | State 0    | 0           |
| State 4       | 01                 | 0                   | State 3    | 0           |
| State 4       | 01                 | 1                   | State 0    | 0           |
| State 4       | 10                 | 0                   | State 5    | 0           |
| State 4       | 10                 | 1                   | State 0    | 0           |
| State 4       | 11                 | 0                   | State 4    | 1           |
| State 4       | 11                 | 1                   | State 0    | 1           |
| State 5       | 00                 | 0                   | State 5    | 0           |
| State 5       | 00                 | 1                   | State 0    | 0           |

| State 5 | 01 | 0 | State 4 | 0 |
|---------|----|---|---------|---|
| State 5 | 01 | 1 | State 0 | 0 |
| State 5 | 10 | 0 | State 6 | 0 |
| State 5 | 10 | 1 | State 0 | 0 |
| State 5 | 11 | 0 | State 5 | 1 |
| State 5 | 11 | 1 | State 0 | 1 |
| State 6 | 00 | 0 | State 6 | 0 |
| State 6 | 00 | 1 | State 0 | 0 |
| State 6 | 01 | 0 | State 5 | 0 |
| State 6 | 01 | 1 | State 0 | 0 |
| State 6 | 10 | 0 | State 7 | 0 |
| State 6 | 10 | 1 | State 0 | 0 |
| State 6 | 11 | 0 | State 6 | 1 |
| State 6 | 11 | 1 | State 0 | 1 |
| State 7 | 00 | 0 | State 7 | 0 |
| State 7 | 00 | 1 | State 0 | 0 |
| State 7 | 01 | 0 | State 6 | 0 |
| State 7 | 01 | 1 | State 0 | 0 |
| State 7 | 10 | 0 | State 0 | 0 |
| State 7 | 10 | 1 | State 0 | 0 |
| State 7 | 11 | 0 | State 7 | 1 |
| State 7 | 11 | 1 | State 0 | 1 |

The flowchart below gives a better idea about our design:



Source Code Design and Post-Synthesis:

The source code for the finite state machine is constructed primarily utilizing nested case statements, checking the current state of the system and then deciding the proper course of action based on the 2-bit control signal input and 1-bit reset signal input. Before the always statement, each of the possible control inputs and output states are declared as a localparam. On each positive clock edge, the module first checks the state of the reset signal. If high, the current state of the FSM is changed to state\_0. If the reset bit is not high, then the control inputs are evaluated. The current state is then evaluated and based on the control inputs, a new state is set relative to the current state. This allows the FSM to easily move clockwise or counterclockwise through its series of states.

In the event that both control bits are high, a warning bit is set to high at the output. Given any other control input on the next clock cycle (not 2'b11), the warning bit is reset to 0 and the proper action is taken based on the new control bit inputs. This module accommodates any possible combination of input signals, allowing the test bench to validate the design effectively. Performing post-synthesis compilation on the module generates the circuit shown below:



Figure 1: Synthesized Circuit

#### Module Source Code:

```
`timescale 1ns/1ns
module stepper1(clk, control, reset, warnbit, curr state);
    input clk, reset;
    input [1:0] control;
    output warnbit;
    output [3:0] curr state;
   wire reset;
   wire [1:0] control;
    reg warnbit;
    //Control bit inputs (cw, ccw)
    localparam same state ctrl = 2'd0;
    localparam clk wise ctrl = 2'd2;
    localparam counter clk wise ctrl = 2'd1;
    localparam warn state ctrl = 2'd3;
    //State outputs
    localparam state 0 = 4'd5;
    localparam state_1 = 4'd1;
    localparam state 2 = 4'd9;
    localparam state 3 = 4'd8;
    localparam state 4 = 4'd10;
    localparam state 5 = 4'd2;
    localparam state 6 = 4'd6;
    localparam state 7 = 4'd4;
    reg [3:0] curr state;
    always@(posedge clk)
   begin
        if (reset)
        begin
           curr state = state 0;
        end
        else
        begin
            case (control)
                same state ctrl:
                begin
                    warnbit = 1'b0;
                    case (curr state)
                        state 0: curr state = state 0;
                        state 1: curr state = state 1;
                        state 2: curr state = state 2;
                        state 3: curr state = state 3;
                        state 4: curr state = state 4;
                        state 5: curr state = state 5;
                        state 6: curr state = state 6;
                        state 7: curr state = state 7;
                        default: curr state = state 0;
                    endcase
                end
                counter_clk_wise_ctrl:
                begin
```

```
warnbit = 1'b0;
                    case (curr state)
                        state 0: curr state = state 7;
                        state 1: curr state = state 0;
                        state 2: curr state = state 1;
                        state 3: curr state = state 2;
                        state 4: curr state = state 3;
                        state_5: curr_state = state_4;
                        state 6: curr state = state 5;
                        state 7: curr state = state 6;
                        default: curr state = state 0;
                    endcase
                end
                clk wise ctrl:
                begin
                    warnbit = 1'b0;
                    case (curr state)
                        state 0: curr state = state 1;
                        state 1: curr state = state 2;
                        state 2: curr state = state 3;
                        state 3: curr state = state 4;
                        state_4: curr_state = state_5;
                        state_5: curr_state = state_6;
                        state 6: curr state = state 7;
                        state 7: curr state = state 0;
                        default: curr state = state 0;
                    endcase
                end
                warn state ctrl:
                begin
                    warnbit = 1'b1;
                    case (curr state)
                        state 0: curr state = state 0;
                        state 1: curr state = state 1;
                        state_2: curr_state = state_2;
                        state 3: curr state = state 3;
                        state 4: curr_state = state_4;
                        state 5: curr state = state 5;
                        state 6: curr state = state 6;
                        state 7: curr state = state 7;
                        default: curr state = state 0;
                    endcase
                end
            endcase
       end
   end
endmodule
```

```
module stepper1 ( clk, control, reset, warnbit, curr state );
  input [1:0] control;
  output [3:0] curr state;
  input clk, reset;
  output warnbit;
 wire
        N31, N46, N47, N48, N49, n12, n36, n37, n38, n39, n40, n41, n42,
n43,
        n44, n45, n46, n47, n48, n49, n50, n51, n52, n53, n54, n55, n56,
n57,
        n58, n59, n60, n61, n62;
  EDFQD1 warnbit reg ( .D(N31), .E(n12), .CP(clk), .Q(warnbit) );
  DFQD1 \curr state reg[0]
                           ( .D(N46), .CP(clk), .Q(curr state[0]) );
  DFQD1 \curr state reg[1]
                            ( .D(N47), .CP(clk), .Q(curr_state[1]) );
  DFQD1 \curr state reg[2]
                           ( .D(N48), .CP(clk), .Q(curr_state[2]) );
  DFQD1 \curr state reg[3] ( .D(N49), .CP(clk), .Q(curr state[3]) );
 CKND0 U43 ( .I(reset), .ZN(n12) );
 AOI211D0 U44 ( .A1(n36), .A2(n37), .B(reset), .C(curr state[2]), .ZN(N49)
  IND3D0 U45 ( .A1(n38), .B1(curr state[3]), .B2(n39), .ZN(n37) );
  CKND0 U46 ( .I(n40), .ZN(n39) );
  OA33D0 U47 ( .A1(n41), .A2(curr state[1]), .A3(n42), .B1(n43), .B2(
        curr state[0]), .B3(n44), .Z(n36));
  OAI221D0 U48 ( .A1(n45), .A2(n38), .B1(n46), .B2(n44), .C(n47), .ZN(N48) );
 NR2D0 U49 ( .A1(reset), .A2(n48), .ZN(n47) );
 AOI21D0 U50 ( .A1(n49), .A2(n50), .B(n42), .ZN(n48) );
 CKND0 U51 ( .I(n41), .ZN(n50) );
  AOI211D0 U52 ( .A1(n43), .A2(n51), .B(curr state[2]), .C(n40), .ZN(n45));
 NR2D0 U53 ( .A1(reset), .A2(n52), .ZN(N47) );
 AOI32D0 U54 ( .A1(n53), .A2(n54), .A3(n41), .B1(n55), .B2(n51), .ZN(n52) );
  OAI33D0 U55 ( .A1(n38), .A2(n56), .A3(n57), .B1(n42), .B2(curr state[2]),
        .B3(n43), .ZN(n55));
 NR2D0 U56 ( .A1(curr_state[0]), .A2(curr state[3]), .ZN(n41) );
  OAI221D0 U57 ( .A1(n58), .A2(n38), .B1(n46), .B2(n42), .C(n59), .ZN(N46) );
 NR2D0 U58 ( .A1(reset), .A2(n60), .ZN(n59) );
  AOI21D0 U59 ( .A1(n49), .A2(n54), .B(n44), .ZN(n60) );
  CKND2D0 U60 ( .A1(n61), .A2(n57), .ZN(n54));
  INR2D0 U61 ( .A1(n49), .B1(n43), .ZN(n46) );
 NR2D0 U62 ( .A1 (n56) , .A2 (n40) , .ZN (n49) );
 NR2D0 U63 ( .A1(n57), .A2(n51), .ZN(n40));
  CKND0 U64 ( .I(curr state[0]), .ZN(n51) );
  CKND0 U65 ( .I(curr_state[1]), .ZN(n57) );
  CKND2D0 U66 ( .A1(n42), .A2(n44), .ZN(n38) );
  CKND0 U67 ( .I(n53), .ZN(n44));
 NR2D0 U68 ( .A1(n62), .A2(control[1]), .ZN(n53) );
  CKND2D0 U69 ( .A1(control[1]), .A2(n62), .ZN(n42) );
  CKND0 U70 ( .I(control[0]), .ZN(n62) );
  AOI211D0 U71 ( .A1(n43), .A2(n61), .B(curr state[0]), .C(n56), .ZN(n58));
  INR2D0 U72 ( .A1(curr state[3]), .B1(n61), .ZN(n56) );
 CKND0 U73 ( .I(curr state[2]), .ZN(n61) );
 NR2D0 U74 ( .A1(curr state[1]), .A2(curr state[3]), .ZN(n43) );
  AN2D0 U75 ( .A1(control[1]), .A2(control[0]), .Z(N31) );
endmodule
```

- a. We verify the function by observing the current states of the FSM. We start testing the FSM by setting the control signal to binary 10, which sets the CW signal to 1, and CCW to 0 respectively. This essentially makes the FSM move about clockwise. This will make the FSM move throughout the states. We do this until the FSM has made a full circle. We then set the control bit to 01, which will make the FSM move counter-clockwise. We have the FSM move states counter clockwise one full circle. We then set the reset bit to 1, forcing a reset to the first FSM state. We then set the reset bit back to 0, and have then test the control's warning signal. The warning bit goes high when the control is manually set to binary 11. We then set the control signal back to 01 to have the FSM move counter-clockwise again. For one full circle.
- b. We believe this is enough cases as it tests all of the possible outcomes.



```
Console - Similation | Speciment | Specime
```

## Code:

```
`timescale 1ns/1ns
module stepper2 0 tb;
   reg clk,reset;
   reg[1:0] control;
    wire warnbit;
    wire [3:0] curr state;
    reg[3:0] counter;
    stepper1 s1(.clk(clk), .control(control), .reset(reset),
.warnbit(warnbit), .curr state(curr state));
    always
        #10 clk= ~clk;
    initial
   begin
        counter = 3'd0;
            clk = 1'b0;
            reset = 1'b0;
        for(counter = 3'd0; counter < 3'd7; counter = counter + 3'd1)</pre>
        begin
        control = 2'h2;
        $display(curr state);
        end
        */
        control = 2'h2;
        #160
```

```
control = 2'h0;
        #20
        control = 2'h1;
        #160
        reset = 1'b1;
        #29
        reset =1'b0;
        $display("Test warning bit");
        control = 2'h3;
        #80
        control = 2'h0;
        #20
        control = 2'h1;
        #160
        control = 2'h0;
        #20
        $finish;
    end
    always@(posedge clk)
     $display("control signal = %d, reset = %b, warning bit = %b, current
state = %d",
              control,reset,warnbit, curr state);
    end
    always@(warnbit)
   begin
        if(warnbit == 1'b1)
        $display("Warning, control = 11");
        $display("Control is no longer 11");
    end
endmodule
```